Amini Allight on Nostr: Is it possible to multiply a clock in a Verilog testbench? It absolutely does not ...
Is it possible to multiply a clock in a Verilog testbench? It absolutely does not need to be synthesizable, this is purely for simulation
I can generate clocks of different frequencies with "always begin" + delays but I want to guarantee a edge alignment or a phase shift
Boosts for visibility appreciated!
#verilog #fpga #hardware #openhardware
Published at
2024-07-18 01:47:29Event JSON
{
"id": "887d6d9c8885c219517a05fa5a73af77504e77fcf2fbcd40c8f05dbc11a805e7",
"pubkey": "de51eff1f917e55ad444baf03561d9793c79b70378076bc94b1c858bed382e5a",
"created_at": 1721267249,
"kind": 1,
"tags": [
[
"t",
"verilog"
],
[
"t",
"fpga"
],
[
"t",
"hardware"
],
[
"t",
"openhardware"
],
[
"proxy",
"https://mastodon.gamedev.place/users/AminiAllight/statuses/112804970440745174",
"activitypub"
]
],
"content": "Is it possible to multiply a clock in a Verilog testbench? It absolutely does not need to be synthesizable, this is purely for simulation\nI can generate clocks of different frequencies with \"always begin\" + delays but I want to guarantee a edge alignment or a phase shift\n\nBoosts for visibility appreciated!\n#verilog #fpga #hardware #openhardware",
"sig": "11c9a81eb01670a4bc558fd7cf8097ba759872d91d1c72ea945acc351b2c255344b268fa0e0594888f6c03058258bdd8df1580cf2dc06aa2b516738e1d68d83f"
}